Fixslicing AES-like Ciphers

New bitsliced AES speed records on ARM-Cortex M and RISC-V

Authors

  • Alexandre Adomnicai Nanyang Technological University, Singapore; Temasek Laboratories, Singapore
  • Thomas Peyrin Nanyang Technological University, Singapore; Temasek Laboratories, Singapore

DOI:

https://doi.org/10.46586/tches.v2021.i1.402-425

Keywords:

AES, ARM, RISC-V, Implementation, Bitslicing, Fixslicing

Abstract

The fixslicing implementation strategy was originally introduced as a new representation for the hardware-oriented GIFT block cipher to achieve very efficient software constant-time implementations. In this article, we show that the fundamental idea underlying the fixslicing technique is not of interest only for GIFT, but can be applied to other ciphers as well. Especially, we study the benefits of fixslicing in the case of AES and show that it allows to reduce by 52% the amount of operations required by the linear layer when compared to the current fastest bitsliced implementation on 32-bit platforms. Overall, we report that fixsliced AES-128 allows to reach 80 and 91 cycles per byte on ARM Cortex-M and E31 RISC-V processors respectively (assuming pre-computed round keys), improving the previous records on those platforms by 21% and 26%. In order to highlight that our work also directly improves masked implementations that rely on bitslicing, we report implementation results when integrating first-order masking that outperform by 12% the fastest results reported in the literature on ARM Cortex-M4. Finally, we demonstrate the genericity of the fixslicing technique for AES-like designs by applying it to the Skinny-128 tweakable block ciphers.

Published

2020-12-03

Issue

Section

Articles

How to Cite

Fixslicing AES-like Ciphers: New bitsliced AES speed records on ARM-Cortex M and RISC-V. (2020). IACR Transactions on Cryptographic Hardware and Embedded Systems, 2021(1), 402-425. https://doi.org/10.46586/tches.v2021.i1.402-425